**R19** ## Code No: 5677AH ## JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD ## M.Tech I Semester Examinations, July/August - 2021 CAD FOR DIGITAL SYSTEMS (Embedded Systems and VLSI Design) Time: 3 Hours Max. Marks: 75 ## Answer any Five questions All questions carry equal marks | | 1.a)<br>b) | Compare MOS and CMOS characteristics. Draw and explain the operation of a CMOS static RAM cell. | [7+8] | |------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | | 2.a)<br>b) | What is the effect of scaling on device parameters in full and constant voltage scale stimate the total power required by a maximally packed 19 mm $\times$ 23 mm 0.75 $\mu$ m CMOS technology. Note: Allow 10% area for routing and assume 50 clock frequency. | cmp m | | )R | 3.a) b) | Develop a heuristic algorithm for finding a maximum bipartite subgraph in circle Explain the graph search algorithm with an example. | graphs.<br>[10+5] | | | 4. | Develop an efficient algorithm to find a k-density MIS in circle graphs. | [15] | | \ | 5.a)<br>b) | Compare the performance of the simulated Annealing algorithm for different value Differentiate system level partitioning and chip-level partitioning. | ues of a.<br>[10+5] | | 31-2 | 6. | Implement a placement algorithm for high performance circuits which takes into path delays instead of net delays. | account [15] | | | 7. | Discuss static and dynamic partitioning with an example. | [15] | | | 8. | Write the VHDL code for 4:2 encoder and 4:2 priority encoder. | [15] | | | | | |