Code No.: EC744PE

[Time: 3 Hours]

11.

**R20** 

H.T.No.

8 R

[Max. Marks: 70]

[10M]

## CMR ENGINEERING COLLEGE: : HYDERABAD UGC AUTONOMOUS

## IV-B.TECH-I-Semester End Examinations (Regular) - November- 2023 DIGITAL CMOS IC DESIGN (ECE)

Note: This question paper contains two parts A and B. Part A is compulsory which carries 20 marks. Answer all questions in Part A. Part B consists of 5 Units. Answer any one full question from each unit. Each question carries 10 marks and may have a, b, c as sub questions. PART-A (20 Marks) 1. a) Draw the circuit diagram of a NMOS Inverter. [2M] b) Define Rise Time. [2M]c) Write the expressions for Sum and Carry in a Full-Adder circuit. [2M] d) Draw the representation of a CMOS Transmission Gate. [2M] e) Classify logic circuits based on their temporal behavior. [2M] Write the truth table of a Two input NAND gate. f) [2M]Write about Pass Transistors. [2M]h) What are the applications of a Shift Registers. [2M]i) Compare SRAM and DRAM. [2M] How many individual Memory Cells are available in a 32-Kbit ROM Array? [2M] PART-B (50 Marks) Draw the circuit diagram of a typical CMOS inverter. Explain its operation and derive 2. [10M] the expression for threshold voltages. Draw the circuit diagram of a pseudo-NMOS inverter and explain its operation. 3. [10M] Draw the Two-input NMOS depletion-load NOR gate. Explain its operation in each 4. [10M] with its truth table. Draw the Full CMOS implementation of (AB+C). Explain its operation in each with 5. [10M] its truth table. Illustrate the operation of a CMOS SR Latch circuit based on NOR gates along with 6. [10M] its truth table. 7. Discuss the implementation of CMOS D Latch along with its working principle and [10M]truth table. 8. Discuss about Voltage Bootstrapping in detail along with necessary expressions. [10M]9. Explain about the structure of Dynamic CMOS Transmission Gate. [10M]10. Discuss the operation of a typical Three-Transistor DRAM cell along with its circuit [10M] diagram. OR

Discuss the operation of SRAM cell along with its circuit diagram.

\*\*\*\*\*\*